onsemi DM74ALS161BN

Counter IC Binary Counter Element 4 Bit Positive Edge 16-DIP
$ 0.23
Obsolete
数据表

价格与库存

数据表和文档

下载 onsemi DM74ALS161BN 的数据表和制造商文档。

IHS

Datasheet12 页0 年前

Augswan

Arrow Electronics

库存历史记录

3 个月趋势:
+0.00%

CAD 模型

从我们值得信赖的合作伙伴处下载 onsemi DM74ALS161BN 符号、封装和 3D STEP 模型。

来源eCADmCAD文件
Ultra Librarian
符号封装
下载
下载 CAD 模型时,合作伙伴网站将在新标签页中打开
从 Octopart 下载 CAD 模型,即表示您同意我们的条款和条件以及隐私政策

备用零件

Price @ 1000
$ 0.23
$ 0.841
$ 0.841
Stock
179,467
213,711
213,711
Authorized Distributors
2
4
4
Case/Package
DIP
PDIP
PDIP
Number of Pins
16
16
16
Logic Function
Counter
Counter
Counter
Direction
Up
Unidirectional
Unidirectional
Number of Elements
1
1
1
Number of Bits per Element
4
4
4
Reset
Asynchronous
Asynchronous
Asynchronous
Clock Edge Trigger Type
Positive Edge
Positive Edge
Positive Edge
Frequency
40 MHz
40 MHz
40 MHz
Min Supply Voltage
4.5 V
4.5 V
4.5 V
Max Supply Voltage
5.5 V
5.5 V
5.5 V

供应链

Harmonized Tariff Schedule (HTS) Code8542.39.00.60
Introduction Date1987-01-01
Lifecycle StatusObsolete (Last Updated: 4 months ago)
LTB Date2007-01-06
LTD Date2007-04-06

相关零件

Binary Counter, ACT Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDIP16
onsemi74F163APC
Tube Obsolete 74F163 Binary Counter logic counter 16.5ns 5.5V 120MHz 0C~70C
Binary Counter, AC Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, CMOS, PDIP16

描述

由其分销商提供的 onsemi DM74ALS161BN 的描述。

Counter IC Binary Counter Element 4 Bit Positive Edge 16-DIP
Binary Counter, ALS Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, TTL, PDIP16
Synchronous Positive Edge Asynchronous Synchronous Binary Counter IC 0C~70C 40MHz 5.5V 20ns
These synchronous presettable counters feature an inter-nal carry look ahead for application in high speed counting designs. The DM74ALS162B is a four-bit decade counter,while the DM74ALS161B and DM74ALS163B are four-bit binary counters. The DM74ALS161B clears asynchro-nously, while the DM74ALS162B and DM74ALS163B clear synchronously. The carry output is decoded to prevent spikes during normal counting mode of operation. Synchronous operation is provided by having all flip-flops clocked simultaneously so that outputs change coincident with each other when so instructed by count enable inputs and internal gating. This mode of operation eliminates the output counting spikes which are normally associated with asynchronous (ripple clock) counters. A buffered clock input triggers the four flip-flops on the rising (positive-going) edge of the clock input waveform. These counters are fully programmable, that is, the outputs may be preset to either level. As presetting is synchronous, setting up a low level at the load input disables the counterand causes the outputs to agree with set up data after the next clock pulse regardless of the levels of enable input.LOW-to-HIGH transitions at the load input are perfectly acceptable regardless of the logic levels on the clock or enable inputs. The DM74ALS161B clear function is asynchronous. A low level at the clear input sets all four of the flip-flop outputs LOW regardless of the levels of clock, load or enable inputs. These two counters are provided with a clear on power-up feature. The DM74ALS162B and DM74ALS163Bclear function is synchronous; and a low level at the clear input sets all four of the flip-flop outputs LOW after the next clock pulse, regardless of the levels of enable inputs. This synchronous clear allows the count length to be modified easily, as decoding the maximum count desired can be accomplished with one external NAND gate. The gate out-put is connected to the clear input to synchronously clear the counter to all low outputs. LOW-to-HIGH transitions at the clear input of the DM74ALS162B and DM74ALS163B are also permissible regardless of the levels of logic on the clock, enable or load inputs. The carry look ahead circuitry provides for cascading counters for n bit synchronous application without additional gating. Instrumental in accomplishing this functionare two count enable inputs (P and T) and a ripple carry output. Both count enable inputs must be HIGH to count. The T input is fed forward to enable the ripple carry output. The ripple carry output thus enabled will produce a high level output pulse with a duration approximately equal to the high level portion of QA output. This high level overflow ripple carry pulse can be used to enable successive cascaded stages. HIGH-to-LOW level transitions at the enable P or T inputs of the DM74ALS161B through DM74ALS163B may occur regardless of the logic level onthe clock. The DM74ALS161B through DM74ALS163B feature a fully independent clock circuit. changes made to control inputs (enable P or T, or load) that will modify the operating mode will have no effect until clocking occurs. The function of the counter (whether enabled, disabled, loading or counting)will be dictated solely by the conditions meeting the stable set-up and hold times.

制造商别名

onsemi 在全球拥有多个品牌,分销商可将其用作替代名称。onsemi 也可称为以下名称:

  • ON Semiconductor
  • ONS
  • ONSEMICON
  • ON SEM
  • ON SEMICONDUCTO
  • ON SEMICONDUCTORS
  • ONSEMIC
  • ON Semicondu
  • OSC
  • ONSE
  • ON SEMICOND
  • ON Semiconductor / Fairchild
  • SCG
  • ON Semiconductor Cor
  • ON SEMICO
  • ONSM
  • ON SEMICONDUCTOR CORP
  • onsemi / Fairchild
  • MOT/ON SEMI
  • Fairchild/ONSemiconductor
  • ON Semiconductor Corporation
  • ON4
  • ON Semi - ON Semiconductor
  • ON SEMICONDUCT
  • ON-SEMI SCG
  • ON Semiconductor Inc.
  • onsemiconductor
  • On Semiconductor Ltd