Texas Instruments TL16PC564BLVPZ

PCMCIA-to-UART 1-CH 64byte FIFO 3V/5V 100-Pin LQFP
$ 7.684

价格与库存

数据表和文档

下载 Texas Instruments TL16PC564BLVPZ 的数据表和制造商文档。

Mouser

Datasheet36 页18 年前

Augswan

DigiKey

Sierra IC

库存历史记录

3 个月趋势:
+0.00%

CAD 模型

从我们值得信赖的合作伙伴处下载 Texas Instruments TL16PC564BLVPZ 符号、封装和 3D STEP 模型。

来源eCADmCAD文件
Ultra Librarian
符号封装
下载
下载 CAD 模型时,合作伙伴网站将在新标签页中打开
从 Octopart 下载 CAD 模型,即表示您同意我们的条款和条件以及隐私政策

相关零件

Texas InstrumentsTL16C554APN
UART 4-CH 16byte FIFO 3.3V/5V 80-Pin LQFP Tray
Texas InstrumentsTL16C554AIPNR
UART 4-CH 16byte FIFO 3.3V/5V 80-Pin LQFP T/R / IC ASYNC COMM ELEMENT 80-LQFP
Texas InstrumentsTL16C554APNG4
UART 4-CH 16byte FIFO 3.3V/5V 80-Pin LQFP Tray
NXP SemiconductorsSC16C754BIB80,551
UART 4-CH 64byte FIFO 2.5V/3.3V/5V 80-Pin LQFP Tray
NXP SemiconductorsSC16C554BIB80,528
UART 4-CH 16byte FIFO 2.5V/3.3V/5V 80-Pin LQFP T/R
NXP SemiconductorsSC16C754BIB80,528
UART 4-CH 64byte FIFO 2.5V/3.3V/5V 80-Pin LQFP T/R

描述

由其分销商提供的 Texas Instruments TL16PC564BLVPZ 的描述。

PCMCIA-to-UART 1-CH 64byte FIFO 3V/5V 100-Pin LQFP
Tray S-PQFP-G100 ALSO OPERATES AT 3V SUPPLY 0.0140380859375MBps interface UART 70C 14mm 60MHz 64Byte
UARTs PCMCIA Univ Async Receiver Transmitter
The TL16PC564B/BLV is designed to provide all the functions necessary for a Personal Computer Memory Card International Association (PCMCIA) universal asynchronous receiver transmitter (UART) subsystem interface. This interface provides a serial-to-parallel conversion for data to and from a modem coder-decoder/digital signal processor (CODEC/DSP) function to a PCMCIA parallel data-port format. A computer central processing unit (CPU), through a PCMCIA host controller, can read the status of the asynchronous communications element (ACE) interface at any point in the operation. Reported status information includes the type of transfer operation in process, the status of the operation, and any error conditions encountered. Attribute memory consists of a 256-byte card information structure (CIS) and eight 8-byte card configuration registers (CCR). The CIS, implemented with a dual-port random-access memory (DPRAM), is available to both the host CPU and subsystem (modem), as are the CCRs. This DPRAM is used in place of the electrically erasable programmable read-only memory (EEPROM) normally used for the CIS. At power up, attribute memory is initialized by the subsystem. The TL16PC564B/BLV uses a TL16C550 ACE-type core with an expanded 64 11 receiver first-in-first-out (FIFO) memory and a 64 8 transmitter FIFO memory. The receiver trigger logic flags have been adjusted in order to take full advantage of the increased capacity when in the extended mode. In addition, eight of the UART registers have been mapped into the subsystem (modem) memory space as read-only registers. This allows the subsystem to read UART status information. A subsystem-selectable serial-bypass mode has been implemented to allow the subsystem to bypass the serial portion of the UART and write directly to the receiver FIFO and read directly from the transmitter FIFO. Interrupt operation is not affected in this mode.

制造商别名

Texas Instruments 在全球拥有多个品牌,分销商可将其用作替代名称。Texas Instruments 也可称为以下名称:

  • TI
  • TEXAS
  • TEXAS INST
  • TEXAS INSTR
  • TEXAS INSTRUMENT
  • TEXAS INSTRUMENTS INC
  • TEXAS INS
  • TEXAS INSTRU
  • TEXAS INSTRUMEN
  • TI/NS
  • TEX
  • Texas Instruments (TI)
  • TEXASIN
  • TEXAS INSTRUMENTS INCORPORATED
  • TEXINS
  • TEXAS INTRUMENTS
  • TEAXS
  • TEXASI
  • TEXAS INSTRUM
  • TI Texas Instruments
  • TEXAS USD
  • TEXAS INSRUMENTS
  • TEXAS INSRUMENT
  • TEXAS INSTUMENTS
  • TI-ROHS
  • Texas Instr.
  • Texas Instruments Inc.